

# **CMOS Power**

## **Outline**

- Power and Energy
- Dynamic Power
- ☐ Static Power

## **Power and Energy**

- □ Power is drawn from a voltage source attached to the V<sub>DD</sub> pin(s) of a chip.
- ☐ Instantaneous Power: P(t) = I(t)V(t)
- $\square \quad \text{Energy:} \qquad \qquad E = \int_{0}^{\infty} P(t) dt$

#### **Power in Circuit Elements**

$$P_{VDD}\left(t\right) = I_{DD}\left(t\right)V_{DD}$$

$$P_{R}(t) = \frac{V_{R}^{2}(t)}{R} = I_{R}^{2}(t)R$$

$$E_C = \int_0^\infty I(t)V(t)dt = \int_0^\infty C \frac{dV}{dt}V(t)dt$$
$$= C \int_0^{V_C} V(t)dV = \frac{1}{2}CV_C^2$$

$$\overset{+}{\bigvee}_{C} + \overset{+}{\longleftarrow} C \downarrow I_{C} = C \text{ dV/dt}$$

## **Charging a Capacitor**

- When the gate output rises
  - Energy stored in capacitor is

$$E_C = \frac{1}{2} C_L V_{DD}^2$$

But energy drawn from the supply is

$$E_{VDD} = \int_{0}^{\infty} I(t) V_{DD} dt = \int_{0}^{\infty} C_{L} \frac{dV}{dt} V_{DD} dt$$
$$= C_{L} V_{DD} \int_{0}^{V_{DD}} dV = C_{L} V_{DD}^{2}$$



- Half the energy from V<sub>DD</sub> is dissipated in the pMOS transistor as heat, other half stored in capacitor
- When the gate output falls
  - Energy in capacitor is dumped to GND
  - Dissipated as heat in the nMOS transistor

## **Switching Waveforms**

☐ Example:  $V_{DD} = 1.0 \text{ V}$ ,  $C_{L} = 150 \text{ fF}$ , f = 1 GHz



## **Switching Power**

$$P_{\text{switching}} = \frac{1}{T} \int_{0}^{T} i_{DD}(t) V_{DD} dt$$

$$= \frac{V_{DD}}{T} \int_{0}^{T} i_{DD}(t) dt$$

$$= \frac{V_{DD}}{T} \left[ T f_{\text{sw}} C V_{DD} \right]$$

$$= C V_{DD}^{2} f_{\text{sw}}$$



# **Activity Factor**

- ☐ Suppose the system clock frequency = f
- $\Box$  Let  $f_{sw} = \alpha f$ , where  $\alpha = activity factor$ 
  - If the signal is a clock,  $\alpha$  = 1
  - If the signal switches once per cycle,  $\alpha = \frac{1}{2}$
- Dynamic power:

$$P_{\text{switching}} = \alpha C V_{DD}^2 f$$

### **Short Circuit Current**

- When transistors switch, both nMOS and pMOS networks may be momentarily ON at once
- Leads to a blip of "short circuit" current.
- < 10% of dynamic power if rise/fall times are comparable for input and output
- ☐ We will generally ignore this component

## **Power Dissipation Sources**

- $\square$   $P_{total} = P_{dynamic} + P_{static}$
- Dynamic power: P<sub>dynamic</sub> = P<sub>switching</sub> + P<sub>shortcircuit</sub>
  - Switching load capacitances
  - Short-circuit current
- $\square$  Static power:  $P_{\text{static}} = (I_{\text{sub}} + I_{\text{gate}} + I_{\text{junct}} + I_{\text{contention}})V_{\text{DD}}$ 
  - Subthreshold leakage
  - Gate leakage
  - Junction leakage
  - Contention current

## **Dynamic Power Example**

- 1 billion transistor chip
  - 50M logic transistors
    - Average width: 12 λ
    - Activity factor = 0.1
  - 950M memory transistors
    - Average width: 4 λ
    - Activity factor = 0.02
  - 1.0 V 65 nm process ( with 50 nm drawn gate lengths and  $\lambda = 25~nm$  )
  - C = 1 fF/ $\mu$ m (gate) + 0.8 fF/ $\mu$ m (diffusion)
- ☐ Estimate dynamic power consumption @ 1 GHz. Neglect wire capacitance and short-circuit current.

#### Solution

$$C_{\text{logic}} = (50 \times 10^6)(12\lambda)(0.025 \mu m / \lambda)(1.8 fF / \mu m) = 27 \text{ nF}$$
  
 $C_{\text{mem}} = (950 \times 10^6)(4\lambda)(0.025 \mu m / \lambda)(1.8 fF / \mu m) = 171 \text{ nF}$ 

$$P_{\text{dynamic}} = | [0.1C_{\text{logic}} + 0.02C_{\text{mem}}] (1.0)^2 (1.0 \text{ GHz}) = 6.1 \text{ W}$$

#### **Alternative Solution**

```
P_{sw} = N \times \alpha C V_{DD}^2 f_{clk} Also, C = C/\mu m * W (in \mu m) Switching Power For Logic MOS W = 12\lambda, \lambda = 25 \ nm = 0.025 \ \mu m P_{sw}(Logic) = 50 \times 10^6 \times 0.1 \times 1.8 \times 10^{-15} F/\mu m \times 12 \times 0.025 \mu m \times (1V)^2 \times 10^9 \ Hz = 2.7 \ W For Memory MOS P_{sw}(Memory) = 950 \times 10^6 \times 0.02 \times 1.8 \times 10^{-15} F/\mu m \times 4 \times 0.025 \mu m \times (1V)^2 \times 10^9 \ Hz = 3.42 \ W P_{sw} = 2.7 + 3.42 = 6.12 \ W
```

## **Dynamic Power Reduction**

- $\Box P_{\text{switching}} = \alpha C V_{DD}^{2} f$
- ☐ Try to minimize:
  - Activity factor
  - Capacitance
  - Supply voltage
  - Frequency

#### Example 5.1

A digital system-on-chip in a 1 V 65 nm process (with 50 nm drawn channel lengths and  $\lambda$  = 25 nm) has 1 billion transistors, of which 50 million are in logic gates and the remainder in memory arrays. The average logic transistor width is 12  $\lambda$  and the average memory transistor width is 4  $\lambda$ . The memory arrays are divided into banks and only the necessary bank is activated so the memory activity factor is 0.02. The static CMOS logic gates have an average activity factor of 0.1. Assume each transistor contributes 1 fF/ $\mu$ m of gate capacitance and 0.8 fF/ $\mu$ m of diffusion capacitance. Neglect wire capacitance for now (though it could account for a large fraction of total power). Estimate the switching power when operating at 1 GHz.

**SOLUTION:** There are  $(50 \times 10^6 \text{ logic transistors})(12 \lambda)(0.025 \,\mu\text{m}/\lambda)((1+0.8) \,\text{fF}/\mu\text{m}) = 27 \,\text{nF}$  of logic transistors and  $(950 \times 10^6 \text{ memory transistors})(4 \,\lambda)(0.025 \,\mu\text{m}/\lambda)((1+0.8) \,\text{fF}/\mu\text{m}) = 171 \,\text{nF}$  of memory transistors. The switching power consumption is  $[(0.1)(27 \times 10^{-9}) + (0.02)(171 \times 10^{-9})](1.0 \,\text{V})^2(10^9 \,\text{Hz}) = 6.1 \,\text{W}.$ 

```
Solution (5.1)
 P_{sw} = N \times \alpha C V_{DD}^2 f_{clk}
Also, C = C/\mu m * W (in \mu m)
 Switching Power
 For Logic MOS
 W = 12\lambda, \lambda = 25 nm = 0.025 \mu m
 P_{SW}(Logic) = 50 \times 10^6 \times 0.1 \times 1.8 \times 10^{-15} F/\mu m \times 12 \times 0.025 \mu m \times 10^{-15} F/\mu m \times 12 \times 0.025 \mu m \times 10^{-15} F/\mu m 
 (1V)^2 \times 10^9 \, Hz
                                                                                                                                                                                         = 2.7 W
 For Memory MOS
 P_{SW}(Memory) = 950 \times 10^6 \times 0.02 \times 1.8 \times 10^{-15} F/\mu m \times 4 \times 0.025 \mu m \times 10^{-15} F/\mu m \times 4 \times 0.025 \mu m \times 10^{-15} F/\mu m \times 4 \times 0.025 \mu m \times 10^{-15} F/\mu m \times 4 \times 0.025 \mu m \times 10^{-15} F/\mu m \times 4 \times 0.025 \mu m \times 10^{-15} F/\mu m \times 4 \times 0.025 \mu m \times 10^{-15} F/\mu m \times 4 \times 0.025 \mu m \times 10^{-15} F/\mu m \times 4 \times 0.025 \mu m \times 10^{-15} F/\mu m \times 10^
 (1V)^2 \times 10^9 \, Hz
                                                                                                                                                                                         = 3.42 W
                                                                                                                                                                                                                                                                                                                                                                                                   P_{\rm SW} = 2.7 + 3.42 = 6.12 \, W
```

#### Example 5.4

Consider the system-on-chip from Example 5.1. Subthreshold leakage for OFF devices is 100 nA/ $\mu$ m for low-threshold devices and 10 nA/ $\mu$ m for high-threshold devices. Gate leakage is 5 nA/ $\mu$ m. Junction leakage is negligible. Memories use low-leakage devices everywhere. Logic uses low-leakage devices in all but 5% of the paths that are most critical for performance. Estimate the static power consumption.

**SOLUTION:** There are  $(50 \times 10^6 \text{ logic transistors})(0.05)(12 \lambda)(0.025 \mu\text{m}/\lambda) = 0.75 \times 10^6 \mu\text{m}$  of low-threshold devices and  $[(50 \times 10^6 \text{ logic transistors})(0.95)(12 \lambda) + (950 \times 10^6 \text{ memory transistors})(4 \lambda)](0.025 \mu\text{m}/\lambda) = 109.25 \times 10^6 \mu\text{m}$  of high-threshold devices. Neglecting the benefits of series stacks, half the transistors are OFF and contribute subthreshold leakage. Half the transistors are ON and contribute gate leakage.  $I_{\text{sub}} = [(0.75 \times 10^6 \, \mu\text{m})(100 \, \text{nA}/\mu\text{m}) + (109.25 \times 10^6 \, \mu\text{m})(10 \, \text{nA}/\mu\text{m})]/2 = 584 \, \text{mA}$ .  $I_{\text{gate}} = ((0.75 + 109.25) \times 10^6 \, \mu\text{m})(5 \, \text{nA}/\mu\text{m})/2 = 275 \, \text{mA}$ .  $P_{\text{static}} = (584 \, \text{mA} + 275 \, \text{mA})(1 \, \text{V}) = 859 \, \text{mW}$ . This is 15% of the switching power and is enough to deplete the battery of a hand-held device rapidly.

```
Solution (5.4) P_{\text{sub}} = N * I_{\text{sub}} * V_{DD}, P_{\text{gate}} = N * I_{\text{gate}} * V_{DD} Also, I_{\text{sub}} = I_{\text{sub}}/\mu m * W \text{ (in } \mu m) Subthreshold leakage power For Logic MOS (5\% \rightarrow I_{\text{sub}}/um = 100 \text{ nA}/\mu m \text{ and } 95\% \rightarrow I_{\text{sub}}/um = 10 \text{ nA}/\mu m) W = 12\lambda, \lambda = 25 \text{ nm} = 0.025 \text{ } \mu m P_{\text{sub}}(Logic) = 0.05 \times 50 \times 10^6 * 100 \times 10^{-9} \text{A}/\mu m \text{ 12} \times 0.025 \mu m \times 1V + 0.95 \times 50 \times 10^6 * 10 \times 10^{-9} \text{A}/\mu m \text{ 12} \times 0.025 \mu m \times 1V = 0.2175W
```

For Memory MOS ( For all,  $\rightarrow I_{sub}/um = 10~nA/\mu m$   $W = 4\lambda, \lambda = 25~nm = 0.025~\mu m$   $P_{sub}(Mem) = 950 \times 10^6 \times 10 \times 10^{-9} A/\mu m~4 \times 0.025 \mu m \times 1V = 0.95~W$   $P_{sub} = \mathbf{0}.\,\mathbf{2125} + \mathbf{0}.\,\mathbf{95} = \mathbf{1}.\,\mathbf{1675}W$ 

Gate leakage power

For Logic ( $I_{qate}/\mu m \rightarrow 5nA/\mu m$ )

$$W = 12\lambda$$

$$P_{gate}(logic) = 50 \times 10^6 \times 5 \times 10^{-9} A/\mu m \ 12 \times 0.025 \mu m \times 1V = 0.075 W$$

For Memory (  $I_{gate}/\mu m \rightarrow 5nA/\mu m$ )

$$P_{gate}(logic) = 950 \times 10^6 \times 5 \times 10^{-9} A/\mu m \ 4 \times 0.025 \mu m \times 1V = 0.475 \ W$$
  
$$P_{gate} = \mathbf{0.075} + \mathbf{0.475} = \mathbf{0.55}W$$

When Transistor are on, it consumes the gate leakage power and off, it consumes the sub threshold power. Let's assume 50% of them are off and 50% are on.

$$P_{Static} = 0.5 \times 1.1675 + 0.5 \times 0.55 = 0.85875W$$

Suppose the technology you are using to design a VLSI system has  $\lambda = 80$  nm, a clock frequency of **5 MHz**, and a supply is **5 V**. The chip you are designing has **5 million transistors**, of which <u>1 million</u> remain **active** at any given time. The gate and diffusion capacitances are 12 fF/ $\mu$ m and 5 fF/ $\mu$ m, respectively. The gate width is **20** $\lambda$ . You also obtain the following power consumption data:

- Short circuit power = 0.5 W
- Leakage power = 0.01 W
- Subthreshold power = 0.02 W

The acceptable TOTAL power consumption of a chip is 3 W.

- (a) Find the activity factor and load capacitance of the system described above.

  [2]
  (b) Calculate the switching power consumption of the chip.

  [3]
  (c) Calculate the dynamic and static power of the chip. Thereafter calculate the TOTAL power consumption.
- (d) Is the TOTAL power consumption within the acceptable range? If not, **find** the maximum clock frequency to keep the TOTAL power within the acceptable range?

A chip contains 1 billion transistors made from a 0.7 V 120 nm technology with  $\lambda = 60$  nm. Out of them, 100 million are logic gates, 200 million are never on, and the rest are memory arrays. Suppose that the logic gates operate at 1 GHz, the memory arrays operate at 3 GHz, and the clock frequency is 10 GHz. For all transistors, the gate and diffusion capacitance are 1.2 fF/um and 1.7 fF/um. The average width for logic gates and memory arrays are  $4\lambda$  and  $5\lambda$ , respectively. The following power data are given for the entire chip,

- Gate leakage power = 10 W
- Junction leakage power = 20 W
- Subthreshold power = 5 W
- Short circuit power of the logic gates = 60 W
- Short circuit power of the memory arrays = 70 W

The maximum acceptable power consumption of the chip is 1 kW.

| (a)        | Find the activity factor of the logic gates and the memory arrays.                                                                 | [2] |
|------------|------------------------------------------------------------------------------------------------------------------------------------|-----|
| <b>(b)</b> | Find the total switching power of each of the three kinds of transistors.                                                          | [6] |
| (c)        | Find the static, dynamic, and total power of the entire chip.                                                                      | [3] |
| (d)        | Is the total power consumption within the acceptable range? If not, <b>find</b> the supply voltage that will keep it within range. | [4] |